Part Number Hot Search : 
5MSUK IDT74FCT CXA13 C74ACT2 D42AD 471MPD BD102 MA250
Product Description
Full Text Search
 

To Download IS42RM32160C-7BL Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  integrated silicon solution, inc. 1 rev. 00a 06/23/08 copyright ? 2006 integrated silicon solution, inc. all rights reserved. issi reserves the right to make changes to this specifcation and its products at any time without notice. issi assumes no liability arising out of the application or use of any information, products or services described herein. customers are advised to obtain the lat - est version of this device specifcation before relying on any published information and before placing orders for products. is42sm32160c is42rm32160c preliminary information october 2008 features: fully synchronous; all signals referenced to a ? positive clock edge internal bank for hiding row access and pre - ? charge programmable cas latency: 2, 3 ? programmable burst length: 1, 2, 4, 8, and full ? page programmable burst sequence: ? sequential and interleave ? auto refresh (cbr) ? tcsr (temperature compensated self refresh) ? pasr (partial arrays self refresh): 1/16, 1/8, ? 1/4, 1/2, and full deep power down mode (dpd) ? driver strength control (ds): 1/4, 1/2, and full ? options: ? confguration: 16mx32 ? power supply: is42smxxx - v d d /v d d q = 3.3v is42rmxxx - v d d /v d d q = 2.5v ? package: 90 ball bga (8x13mm) ? temperature range: commercial (0 o c to +70 o c) industrial (-40 o c to +85 o c) ? die revision: c 16mx32 512mb mobile synchronous dram description: issi's is42sm/rm32160c is a 512mb mobile syn- chronous dram confgured as a quad 4m x32 dram. it achieves high-speed data transfer using a pipeline architecture with a synchronous interface. all inputs and outputs signals are registered on the rising edge of the clock input, clk. the 512mb sdram is internally con - fgured by stacking two 256mb, 16mx16 devices. each of the 4m x32 banks is organized as 8192 rows by 512 columns by 32 bits. key timing parameters p arameter -6 -7 -75e unit clk cycle time cas latency = 3 6.0 7.0 ns cas latency = 2 10 10 7.5 ns clk frequency cas latency = 3 166 143 mhz cas latency = 2 100 100 133 mhz access time from clk cas latency = 3 5.4 5.4 ns cas latency = 2 6.5 6.5 6.0 ns address table parameter 16mx32 confguration 4m x 32 x 4 banks bank address pins ba0, ba1 autoprecharge pins a10/ap row addresses a0 C a12 column addresses a0 C a8 refresh count 8k / 64ms
2 integrated silicon solution, inc. rev. 00a 06/23/08 is42sm32160c is42rm32160c functional block diagram (16mx16) clk cke cs ras cas we a9 a8 a7 a6 a5 a4 a3 a2 a1 a0 ba0 ba1 a10 a12 command decoder & clock genera to r mode register refresh contr oller refresh counter self refresh contr oller ro w address la tch mu ltiplexer column address la tch burst counte r column address buffer column decoder d ata in buffer da ta out buffer dqml dqmh dq 0-15 v dd /v ddq v ss /v ss q 13 13 9 13 13 9 16 16 16 16 512 (x 16) 8192 8192 8192 ro w decoder 8192 memory cell arra y b ank 0 sense amp i/o ga te bank contr ol logic ro w address buffer a11 2 functional block diagram (16mx32) di e 01 di e 02 dq 0 ?d q31 cs cl k cke comma nd a ddre sses
integrated silicon solution, inc. 3 rev. 00a 06/23/08 is42sm32160c is42rm32160c symbol type description clk input clock: clk is driven by the system clock. all sdram input signals are sampled on the positive edge of clk. clk also increments the internal burst counter and controls the output registers. cke input clock enable: cke activates (high) and deactivates (low) the clk signal. if cke goes low synchronously with clock (set-up and hold time same as other inputs), the internal clock is suspended from the next clock cycle and the state of output and burst address is frozen as long as the cke remains low. when all banks are in the idle state, deactivating the clock controls the entry to the power down and self refresh modes. cke is synchronous except after the device enters power down and self refresh modes, where cke becomes asynchronous until exiting the same mode. the input buffers, including clk, are disabled during power down and self refresh modes, providing low standby power. ba0, ba1 input bank select: ba0 and ba1 defnes to which bank the bankactivate, read, write, or bankprecharge command is being applied. a0-a12 input address inputs:a0-a12 are sampled during the bankactivate command (row address a0-a12) and read/ write command (column address a0-a8 with a10 defning auto precharge) to select one location in the respective bank. during a precharge command,a10 is sampled to determine if all banks are to be precharged (a10 =high). the address inputs also provide the op-code during a mode register set . cs input chip select: cs enables (sampled low) and disables (sampled high) the command decoder.all commands are masked when cs is sampled high. cs provides for external bank selection on systems with multiple banks. it is considered part of the command code. ras input row address strobe: the ras signal defnes the operation commands in conjunction with the cas and we signals and is latched at the positive edges of clk. when ras and cs are asserted low and cas is asserted high, either the bankactivate command or the precharge command is selected by the we signal. when the we is asserted high, the bankactivate command is selected and the bank designated by ba is turned on to the active state. when the we is asserted low, the precharge command is selected and the bank designated by ba is switched to the idle state after the precharge operation. cas input column address strobe: the cas signal defnes the operation commands in conjunction with the ras and we signals and is latched at the positive edges of clk. when ras is held high and cs is asserted low, the column access is started by asserting cas low. then, the read or write command is selected by asserting we low or high. we input write enable: the we signal defnes the operation commands in conjunction with the ras and cas signals and is latched at the positive edges of clk. the we input is used to select the bankactivate or precharge command and read or write command. dqm0-3 input data input/output mask: dqm0-dqm3 are byte specifc, nonpersistent i/o buffer controls. the i/o buffers are placed in a high-z state when dqm is sampled high. input data is masked when dqm is sampled high during a write cycle. output data is masked (two-clock latency) when dqm is sampled high during a read cycle. dqm3 masks dq31-dq24, dqm2 masks dq23-dq16, dqm1 masks dq15-dq8, and dqm0 masks dq7-dq0 dq0-31 input/ output data i/o: the dq0-31 input and output data are synchronized with the positive edge of clk. the i/os are byte-maskable during reads and writes. pin descriptions
4 integrated silicon solution, inc. rev. 00a 06/23/08 is42sm32160c is42rm32160c pin configuration package code: b 90 ball fbga (top view) (8.00 mm x 13.00 mm body, 0.8 m ball pitch) 1 2 3 4 5 6 7 8 9 a b c d e f g h j k l m n p r dq26 dq28 v ssq v ssq vddq vs s a4 a7 clk dqm1 vddq v ssq v ssq dq11 dq13 dq24 vddq dq27 dq29 dq31 dqm3 a5 a8 cke nc dq8 dq10 dq12 vddq dq15 vs s v ssq dq25 dq30 nc a3 a6 a12 a9 nc vs s dq9 dq14 v ssq vs s vdd vddq dq22 dq17 nc a2 a10 nc ba0 cas vdd dq6 dq1 vddq vdd dq23 v ssq dq20 dq18 dq16 dqm2 a0 ba1 cs we dq7 dq5 dq3 v ssq dq0 dq21 dq19 vddq vddq v ssq vdd a1 a11 ras dqm0 v ssq vddq vddq dq4 dq2 a0-a12 row address input a0-a8 column address input ba0, ba1 bank select address dq0 to dq31 data i/o clk system clock input cke clock enable chip select ras row address strobe command cas column address strobe command pin descriptions we write enable dqm0-dqm3 x32 input/output mask v power vss ground v power supply for i/o pin v ground for i/o pin nc no connect
integrated silicon solution, inc. 5 rev. 00a 06/23/08 is42sm32160c is42rm32160c mobile sdram functionality issis 512mb mobile sdrams are pin compatible and have similar functionality with issis standard sdrams, but offer lower operating voltages and power saving features. for detailed descriptions of pin functions, command truth tables, functional truth tables, device operation as well as timing diagrams please refer to issi document mobile synchronous dram device operations & timing diagrams listed at www.issi.com register definition mode register (mr) & extended mode register (emr) there are two mode registers in the mobile sdram; mode register (mr) and extended mode register (emr). the mode register is discussed below, followed by the extended mode register. the mode register is used to defne the specifc mode of operation of the sdram. this defnition includes the selection of burst length, a burst type, cas latency, operating mode, and a write burst mode. the mode register is programmed via the load mode register command and will retain the stored information until it is programmed again or the device loses power. the emr controls the functions beyond those controlled by the mr. these additional functions are special features of the mobile sdram. they include temperature-compensated self refresh (tcsr) control, partial-array self refresh (pasr), and output drive strength. the emr is programmed via the mode register set command with ba1 = 1 and ba0 = 0 and retains the stored information until it is programmed again or the device loses power. not programming the extended mode register upon initialization will result in default settings for the low-power features. the extended mode will default with the temperature sensor enabled, full drive strength, and full array (all 4 banks) refresh. mode register defnition the mr is used to defne the specifc mode of operation of the sdram. this defnition includes the selection of a burst length, a burst type, a cas latency, an operating mode and a write burst mode, as shown in figure mode register definition. the mode register is programmed via the load mode register command and will retain the stored information until it is programmed again or the device loses power. mode register bits m0 - m2 specify the burst length, m3 specifes the type of burst (sequential or interleaved), m4 - m6 specify the cas latency, m7 and m8 specify the operating mode, m9 specifes the write burst mode, and m10, m11, and m12 are reserved for future use. the mode register must be loaded when all banks are idle, and the controller must wait the specifed time before initiating the subsequent operation. violating either of these requirements will result in unspecifed operation.
6 integrated silicon solution, inc. rev. 00a 06/23/08 is42sm32160c is42rm32160c burst length read and write accesses to the sdram are burst oriented, with the burst length being programmable, as shown in mode register definition. the burst length determines the maximum number of column locations that can be accessed for a given read or write command. burst lengths of 1, 2, 4 or 8 locations are available for both the sequential and the interleaved burst types, and a full-page burst is available for the sequential type. the full-page burst is used in conjunction with the burst terminate command to generate arbitrary burst lengths. reserved states should not be used, as unknown operation or incompatibility with future versions may result. when a read or write command is issued, a block of columns equal to the burst length is effectively selected. all accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. the block is uniquely selected by a1-a8 (x32) when the burst length is set to two; by a2-a8 (x32) when the burst length is set to four; and by a3-a8 (x32) when the burst length is set to eight. the remaining (least signifcant) address bit(s) are used to select the starting location within the block. full-page bursts wrap within the page if the boundary is reached. mode register definition latency mode m6 m5 m4 cas latency 0 0 0 reserved 0 0 1 reserved 0 1 0 2 0 1 1 3 1 0 0 reserved 1 0 1 reserved 1 1 0 reserved 1 1 1 reserved to ensure compatibility with future devices, should program a12, a11, a10 = "0" write burst mode m9 mode 0 programmed burst length 1 single location access operating mode m8 m7 m6-m0 mode 0 0 defined standard operation ? ? ? all other states reserved burst type m3 type 0 sequential 1 interleaved b urst lengt h m2 m1 m0 m3=0 m3=1 0 0 0 1 1 0 0 1 2 2 0 1 0 4 4 0 1 1 8 8 1 0 0 reserved reserved 1 0 1 reserved reserved 1 1 0 reserved reserved 1 1 1 full page reserved reserved address bus (ax) mode register (mx) (1) ba1 ba0 a12 a11 a10 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0 ba1 ba0 mode register definition 0 0 program mode register 0 1 reserved 1 0 program extended mode register 1 1 reserved
integrated silicon solution, inc. 7 rev. 00a 06/23/08 is42sm32160c is42rm32160c burst type accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit m3. the ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in burst definition table. b urst definition burst starting column order of accesses within a burst length address type = sequential type = interleaved a0 2 0 0-1 0-1 1 1-0 1-0 a1 a0 0 0 0-1-2-3 0-1-2-3 4 0 1 1-2-3-0 1-0-3-2 1 0 2-3-0-1 2-3-0-1 1 1 3-0-1-2 3-2-1-0 a2 a1 a0 0 0 0 0-1-2-3-4-5-6-7 0-1-2-3-4-5-6-7 0 0 1 1-2-3-4-5-6-7-0 1-0-3-2-5-4-7-6 0 1 0 2-3-4-5-6-7-0-1 2-3-0-1-6-7-4-5 8 0 1 1 3-4-5-6-7-0-1-2 3-2-1-0-7-6-5-4 1 0 0 4-5-6-7-0-1-2-3 4-5-6-7-0-1-2-3 1 0 1 5-6-7-0-1-2-3-4 5-4-7-6-1-0-3-2 1 1 0 6-7-0-1-2-3-4-5 6-7-4-5-2-3-0-1 1 1 1 7-0-1-2-3-4-5-6 7-6-5-4-3-2-1-0 full n = a0-a9 (x8) cn, cn + 1, cn + 2 not supported page (location 0-y) cn + 3, cn + 4... (y) cn - 1, cn cas latency the cas latency is the delay, in clock cycles, between the registration of a read command and the availability of the frst piece of output data. the latency can be set to two or three clocks. if a read command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. the dqs will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. for example, assuming that the clock cycle time is such that all relevant access times are met, if a read command is registered at t0 and the latency is programmed to two clocks, the dqs will start driving after t1 and the data will be valid by t2, as shown in cas latency diagrams. reserved states should not be used as unknown operation or incompatibility with future versions may result. operating mode the normal operating mode is selected by setting m7 and m8 to zero; the other combinations of values for m7 and m8 are reserved for future use and/or test modes. the programmed burst length applies to both read and write bursts.
8 integrated silicon solution, inc. rev. 00a 06/23/08 is42sm32160c is42rm32160c test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result. write burst mode when m9 = 0, the burst length programmed via m0-m2 applies to both read and write bursts; when m9 = 1, the programmed burst length applies to read bursts, but write accesses are single-location (nonburst) accesses. don't care undefined clk command dq read nop nop nop cas latency - 3 t ac t oh d out t0 t1 t2 t3 t4 t lz clk command dq read nop nop cas latency - 2 t ac t oh d out t0 t1 t2 t3 t lz cas l atency
integrated silicon solution, inc. 9 rev. 00a 06/23/08 is42sm32160c is42rm32160c extended mode register definition the extended mode register is programmed via the mode register set command (ba1 = 1, ba0 = 0) and retains the stored information until it is programmed again or the device loses power. the extended mode register must be programmed with e7 through e12 set to 0. the extended mode register must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specifed time before initiating any subsequent operation. violating either of these requirements results in unspecifed operation. the extended mode register must be programmed to ensure proper operation. temperature-compensated self refresh (tcsr) tcsr allows the controller to program the refresh interval during self refresh mode, according to the case temperature of the mobile device. this allows great power savings during self refresh during most operating temperature ranges. only during extreme temperatures would the controller have to select a higher tcsr level that will guarantee data during self refresh. ba1 ba0 a12 a11 a10 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0 pasr e2 e1 e0 partial array self refresh coverage 0 0 0 fully array (4 banks) - (default) 0 0 1 half array (banks 0, 1) 0 1 0 quarter array (bank 0) 0 1 1 reserved 1 0 0 reserved 1 0 1 one-eighth array (1/2 bank 0) 1 1 0 one-sixteenth array (1/4 bank 0) 1 1 1 reserved tcsr e4 e3 max. case temp. 0 0 70 o c 0 1 45 o c 1 0 15 o c 1 1 85 o c (default) ds e6 e5 driver strength 0 0 full strength driver (default) 0 1 half strength driver 1 0 quarter strength driver 1 1 reserved set to "0" e12 e11 e10 e9 e8 e7 e6-e0 0 0 0 0 0 0 valid normal operation C C C C C C C all other states reserved ba1 ba0 mode register defnition 0 0 program mode register 0 1 reserved 1 0 program extended mode register 1 1 reserved address bus (ax) ext. mode reg. (ex)
10 integrated silicon solution, inc. rev. 00a 06/23/08 is42sm32160c is42rm32160c every cell in the dram requires refreshing due to the capacitor losing its charge over time. the refresh rate is dependent on temperature. at higher temperatures a capacitor loses charge quicker than at lower temperatures, requiring the cells to be refreshed more often. historically, during self refresh, the refresh rate has been set to accommodate the worst case, or highest temperature range, expected. thus, during ambient temperatures, the power consumed during refresh was unnecessarily high because the refresh rate was set to accommodate the higher temperatures. setting e4 and e3 allows the dram to accommodate more specifc temperature regions during self refresh. the default for issi 512mb mobile sdram is tcsr = 85c to guarantee refresh operation. this mode of operation has a higher current consumption because the self refresh oscillator is set to refresh the sdram cells more often than needed. by using an external temperature sensor to determine the operating temperature the mobile sdram can be programmed for lower temperature and refresh rates, effectively reducing current consumption by a signifcant amount. there are four temperature settings, which will vary the self refresh current according to the selected temperature. this selectable refresh rate will save power when the mobile dram is operating at normal temperatures. partial-array self refresh (pasr) for further power savings during self refresh, the pasr feature allows the controller to select the amount of memory that will be refreshed during self refresh. the refresh options are all banks (banks 0, 1, 2, and 3); two banks (banks 0 and 1); and one bank (bank 0). in addition partial amounts of bank 0 (half or quarter of the bank) may be selected. write and read commands occur to any bank selected during standard operation, but only the selected banks in pasr will be refreshed during self refresh. its important to note that data in banks 2 and 3 will be lost when the two- bank option is used. data will be lost in banks 1, 2, and 3 when the one-bank option is used. driver strength (ds) bits e5 and e6 of the emr can be used to select the driver strength of the dq outputs. this value should be set according to the applications requirements. the default is full driver strength. deep power down (dpd) deep power down mode is for maximum power savings and is achieved by shutting down power to the entire memory array of the mobile device. data will be lost once deep power down mode is executed. dpd mode is entered by having all banks idle, cs and we held low, with ras and cas high at the rising edge of the clock, while cke is low. cke must be held low during dpd mode. to exit dpd mode, cke must be asserted high. upon exit from dpd mode, at least 200ms of valid clocks with either nop or command inhibit commands are applied to the command bus, followed by a full mobile sdram initialization sequence, is required.
integrated silicon solution, inc. 11 rev. 00a 06/23/08 is42sm32160c is42rm32160c electrical specifications absolute max imum ratings (1) symbol parameters rating unit v d d supply voltage (with respect to vss) -0.5 to +4.6 v v d d q supply voltage for output (with respect to v s s q ) -0.5 to +4.6 v v i n input voltage (with respect to vss) -0.5 to v d d +0.5 v v o u t output voltage (with respect to v s s q ) -1.0 to v d d +0.5 v i c s short circuit output current 50 ma p d power dissipation (t a = 25 o c) 1 w t o p t operating temperature com. 0 to +70 c ind. -40 to +85 c t s t g storage temperature C65 to +150 c note: 1. stress greater than those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specifcation is not implied. exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. all voltages are reference to vss. capacitance symbol parameter min. max. unit c i n input capacitance, address and control pin 5.0 7.0 pf c c l k input capacitance, clk pin 5.0 7.6 pf c i o data input/output capacitance 4 6.5 pf
12 integrated silicon solution, inc. rev. 00a 06/23/08 is42sm32160c is42rm32160c dc recommended operating conditions is42smxxx - 3.3v operation symbol parameters min. typ. max. unit v d d supply voltage 3.0 3.3 3.6 v v d d q i/o supply voltage 3.0 3.3 3.6 v v i h (1) input high voltage 2.0 C v d d q +0.3 v v i l (2) input low voltage -0.3 C 0.8 v i i l input leakage current (0v v i n v d d ) -5 C +5 a i o l output leakage current (output disabled, 0v v o u t v d d ) -5 C +5 a v o h output high voltage current (i o h = -2ma) 2.4 C C v v o l output low voltage current (i o l = 2ma) C C 0.4 v notes: 1. v i h (overshoot): v i h (max) = v d d q +1.2v (pulse width < 3ns). 2. v i l (undershoot): v i h (min) = -1.2v (pulse width < 3ns). 3. all voltages are referenced to vss. contact product marketing for 3.0v + 10% support. is42rmxxx - 2.5v operation symbol parameters min. typ. max. unit v d d supply voltage 2.3 2.5 2.7 v v d d q i/o supply voltage 2.3 2.5 2.7 v v i h (1) input high voltage 2.0 - v d d +0.3 v v i l (2) input low voltage -0.3 - 0.55 v i i l input leakage current (0v v i n v d d ) -5 C +5 a i o l output leakage current (output disabled, 0v v o u t v d d ) -5 C +5 a v o h output high voltage current (i o h = -2ma) v d d -0.2 C - v v o l output low voltage current (i o l = 2ma) - C 0.2 v
integrated silicon solution, inc. 13 rev. 00a 06/23/08 is42sm32160c is42rm32160c symbol parameter test condition C6 -7 C75e unit i d d 1 (1) operating current one bank active, cl = 3, bl = 1, tclk = tclk(min), trc = trc(min) 200 180 200 ma i d d 2 p precharge standby current (in power-down mode) cke v i l (max), tck = 15ns cs v d d - 0.2v 6 6 6 ma i d d 2 p s precharge standby current with clock stop (in power-down mode) cke v i l (max), clk v i l (max) cs v d d - 0.2v 6 6 6 ma i d d 2 n (2) precharge standby current (in non power-down mode) cs v d d - 0.2v, cke v i h (min) tck = 15 ns 70 70 70 ma i d d 2 n s precharge standby current with clock stop (in non-power down mode) cs v d d - 0.2v, cke v i h (min) all inputs stable 40 40 40 ma i d d 3 p (2) active standby current (in power-down mode) cke v i l (max), cs v d d - 0.2v tck = 15 ns 8 8 8 ma i d d 3 p s active standby current with clock stop (in power-down mode) cke v i l (max), clk v i l (max) cs v d d - 0.2v 6 6 6 ma i d d 3 n (2) active standby current (in non power-down mode) cs v d d - 0.2v, cke v i h (min) tck = 15 ns 90 90 90 ma i d d 3 n s active standby current with clock stop (in non power-down mode) cs v d d - 0.2v, cke v i h (min) all inputs stable 60 60 60 ma i d d 4 operating current all banks active, bl =4, cl = 3 tck = tck(min) 200 180 200 ma i d d 5 auto-refresh current trc = trc(min), tclk = tclk(min) 360 320 360 ma i d d 6 self-refresh current cke 0.2v 2.5 2.5 2.5 ma i z z deep power down current cke 0.2v 40 40 40 ma dc electrical characteristics vdd = 3.3v / 2.5v x32 notes: 1. i d d (max) is specifed at the output open condition. 2. input signals are changed one time during 30ns.
14 integrated silicon solution, inc. rev. 00a 06/23/08 is42sm32160c is42rm32160c ac electrical characteristics (1, 2, 3) -6 -7 -75e symbol parameter min. max. min. max. min. max. unit tck3 tck2 clock cycle time cas latency = 3 cas latency = 2 6 10 C C 7 10 C C C 7.5 C C ns ns tac3 tac2 access time from clk cas latency = 3 cas latency = 2 C C 5.4 6.5 C C 5.4 6.5 C C C 6.0 ns ns tchi clk high level width 2.5 C 2.5 C 2.5 C ns tcl clk low level width 2.5 C 2.5 C 2.5 C ns tch3 tch2 output data hold time cas latency = 3 cas latency = 2 2.7 2.7 C C 2.7 2.7 C C C 2.7 C C ns ns tlz output low impedance time 0 C 0 C 0 C ns thz output high impedance time 2.7 5.4 2.7 5.4 2.7 6.0 ns tds input data setup time (2) 1.5 C 1.5 C 1.5 C ns tdh input data hold time (2) 1.0 C 1.0 C 1.0 C ns tas address setup time (2) 1.5 C 1.5 C 1.5 C ns tah address hold time (2) 1.0 C 1.0 C 1.0 C ns tcks cke setup time (2) 1.5 C 1.5 C 1.5 C ns tckh cke hold time (2) 1.0 C 1.0 C 1.0 C ns tcs command setup time ( cs, ras, cas, we, dqm) (2) 1.5 C 1.5 C 1.5 C ns tch command hold time (cs, ras, cas, we, dqm) (2) 1.0 C 1.0 C 1.0 C ns trc command period (ref to ref / act to act) 60 C 70 C 67.5 C ns tras command period (act to pre) 42 100k 49 100k 45 100k ns trp command period (pre to act) 18 C 20 C 15 C ns trcd active command to read/ write command delay time 18 C 20 C 15 C ns trrd command period (act [0] to act [1]) 12 C 14 C 15 C ns tdpl input data to precharge 12 C 14 C 15 C ns command delay time tdal input data to active/refresh command delay time (during auto-precharge) 30 C 35 C 30 C ns tmrd mode register program time 12 C 14 C 15 C ns tdde power down exit setup time 6 C 7 C 7.5 C ns tsrx self-refresh exit time 70 C 70 C 70 C ns tt transition time 1 10 1 10 1 10 ns tref refresh cycle time (8192) C 64 C 64 C 64 ms notes: 1. the power-on sequence must be executed before starting memory operation. 2. measured with tt = 1 ns. if clock rising time is longer than 1ns, (tr /2 - 0.5) ns should be added to the parameter. 3. the reference level is 1.4v when measuring input signal timing. rise and fall times are measured between v i h (min.) and v i l (max).
integrated silicon solution, inc. 15 rev. 00a 06/23/08 is42sm32160c is42rm32160c operating frequency / latency relationships symbol p arameter -6 -7 -75e -6/-7 units clock cycle time 6 7 7.5 10 ns operating frequency 166 143 133 100 mhz t c a c cas latency 3 3 2 2/3 cycle t r c d active command to read/write command delay time 3 3 2 2 cycle t r a c ras latency (t r c d + t c a c ) cas latency = 3 6 6 5 cycle cas latency = 2 4 4 t r c command period (ref to ref / act to act) 10 10 9 7 cycle t r a s command period (act to pre) 7 7 6 5 cycle t r p command period (pre to act) 3 3 2 2 cycle t r r d command period (act[0] to act [1]) 2 2 2 2 cycle t c c d column command delay time 1 1 1 1 cycle (read, reada, writ, writa) t d p l input data to precharge command delay time 2 2 2 2 cycle t d a l input data to active/refresh command delay time 5 5 4 4 cycle (during auto-precharge) t r b d burst stop command to output in high-z delay time cas latency = 3 3 3 3 cycle (read) cas latency = 2 2 2 t w b d burst stop command to input in invalid delay time 0 0 0 0 cycle (write) t r q l precharge command to output in high-z delay time cas latency = 3 3 3 3 cycle (read) cas latency = 2 2 2 t w d l precharge command to input in invalid delay time 0 0 0 0 cycle (write) t p q l last output to auto-precharge start time (read) cas latency = 3 -2 -2 -2 cycle cas latency = 2 -1 -1 t q m d dqm to output delay time (read) 2 2 2 2 cycle t d m d dqm to input delay time (write) 0 0 0 0 cycle t m r d mode register set to command delay time 2 2 2 2 cycle
16 integrated silicon solution, inc. rev. 00a 06/23/08 is42sm32160c is42rm32160c ordering information C v d d = 3.3v commercial range: (0c to +70c) frequency speed (ns) order part no. package 166 mhz 6.0 is42sm32160c-6bl 8x13mm bga, lead-free 143 mhz 7.0 is42sm32160c-7bl 8x13mm bga, lead-free 133 mhz 7.5 is42sm32160c-75ebl 8x13mm bga, lead-free industrial range: (-40c to +85c) frequency speed (ns) order part no. package 166 mhz 6.0 is42sm32160c-6bli 8x13mm bga, lead-free 143 mhz 7.0 is42sm32160c-7bli 8x13mm bga, lead-free 133 mhz 7.5 is42sm32160c-75ebli 8x13mm bga, lead-free ordering information C v d d = 2.5v commercial range: (0c to +70c) frequency speed (ns) order part no. package 166 mhz 6.0 is42rm32160c-6bl 8x13mm bga, lead-free 143 mhz 7.0 IS42RM32160C-7BL 8x13mm bga, lead-free 133 mhz 7.5 is42rm32160c-75ebl 8x13mm bga, lead-free industrial range: (-40c to +85c) frequency speed (ns) order part no. package 166 mhz 6.0 is42rm32160c-6bli 8x13mm bga, lead-free 143 mhz 7.0 IS42RM32160C-7BLi 8x13mm bga, lead-free 133 mhz 7.5 is42rm32160c-75ebli 8x13mm bga, lead-free *contact product marketing for leaded parts support.


▲Up To Search▲   

 
Price & Availability of IS42RM32160C-7BL

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X